Part Number Hot Search : 
NJU6423B ENA0412A K1500 RK73H1 RFP25N05 MC68328V 2SC2879A 10003
Product Description
Full Text Search
 

To Download ICS8743008I Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  preliminary femtoclocks? lvds/lvpecl zero delay buffer/ clock generator for pci express? and ethernet ICS8743008I idt? / ics? lvds/lvpecl zero delay buffer/clock generator 1 ics8743008dki rev. a august 25, 2008 general description the ICS8743008I is zero-delay buffer/frequency multiplier with eight differential lvds or lvpecl output pairs (pin selectable output type), and uses external feedback for ?zero delay? clock regeneration. in pci express and ethernet applications, 100mhz and 125mhz are the most commonly used reference clock frequencies and each of the eight output pairs can be independently set for either 100mhz or 125mhz. with an output frequency range of 98mhz to 165mhz, the device is also suitable for use in a variety of other applications such as fibre channel (106.25mhz) and xaui (156.25mhz). the m-lvds input/output pair is useful in backplane applications when the reference clock can either be local (on the same board as the ICS8743008I) or remote via a backplane connector. in output mode, an input from a local reference clock applied to the clk/nclk input pins is translated to m-lvds and driven out to the mlvds/nmlvds pins. in input mode, the internal m_lvds driver is placed in hi-z state using the oe_mlvds pin and mlvds/nmlvds pin then becomes an input (e.g. from a backplane). the ICS8743008I uses very low phase noise femtoclock technology, thus making it ideal for such applications as pci express generation 1 and 2 as well as for gigabit ethernet, fibre channel, and 10 gigabit ethernet. it is packaged in a 56-vfqfn package (8mm x 8mm). features ? eight differential output pairs with selectable pin type: lvds or lvpecl. each output pair is indi vidually selectab le for 100mhz or 125mhz (for pcie and ethernet applications). ? one differential clock input pai r clk/nclk can accept the following differential input levels: lvpecl, lvds, m-lvds, lvhstl, hcsl ? one m-lvds i/o (mlvds/nmlvds) ? output frequency range: 98mhz - 165mhz ? input frequency range: 19.6mhz - 165mhz ? vco range: 490mhz - 660mhz ? pci express (2.5 gb/s) and ge n 2 (5 gb/s) jitter compliant ? external feedback for ?zero delay? clock regeneration ? rms phase jitter @ 125mhz (1.875mhz ? 20mhz): 0.57ps (typical) ? full 3.3v supply mode ? -40c to 85c ambient operating temperature ? available in lead-free (rohs 6) packages pin assignment hiperclocks? ic s 15 16 17 18 19 20 21 22 23 24 25 26 27 28 1 2 3 4 5 6 7 8 9 10 11 12 13 14 36 37 38 39 40 41 42 35 34 33 32 31 30 29 v dd oe_mlvds mlvds nmlvds gnd pll_sel v dd gnd nc fbo_div mr oe0 oe1 oe2 v ddo q2 nq2 q3 nq3 v ddo q_type q4 nq4 q5 nq5 fbout nfbout v ddo fbi_div0 q6 fbi_div1 nfbin fbin gnd qdiv0 qdiv1 qdiv2 qdiv3 q7 nq7 nc nq6 48 49 50 51 52 53 54 55 56 47 46 45 44 43 nq1 pdiv0 q1 v ddo nq0 q0 qdiv7 qdiv6 qdiv5 qdiv4 v dda clk nclk pdiv1 the preliminary information presented herein represents a product in pre-production. the noted charac teristics are based on initia l product characterization and/or qualification. integrated device technology, incorporated (idt) reserves the right to change any circuitry or specifications without notice. ICS8743008I 56-lead vfqfn 8mm x 8mm x 0.925mm package body k package top view
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 2 ics8743008dki rev. a august 25, 2008 block diagram pdiv1:0 00 4 (default) 01 5 10 8 11 1 clk (pd) nclk (pu/pd) pdiv0 (pd) pdiv1 (pd) fbi_div1:0 00 1 01 2 10 4 11 5 (default) fbin (pd) nfbin (pu/pd) fbi_div0 (pu) fbi_div1 (pu) mlvds nmlvds pd vco 490-660 mhz 0 1 oe_mlvds (pu) pll_sel (pu) qdiv7 0 4 (default) 1 5 qdiv7 (pd) q7 nq7 qdiv0 0 4 (default) 1 5 qdiv0 (pd) q0 nq0 fbo_div 0 4 (default) 1 5 fbo_div (pd) fbout nfbout 3 oe2:0 (pu, pu) 1 one master reset pin is used to reset all the internal dividers, but the mr lines are not drawn as all tied together to reduce control line clutter, making th e block diagram easier to read pu means internal pull-up resistor on pin (power -up default is high if not externally driven) pd means internal pull-down resistor on pin (pow er-up default is low if not externally driven) q_type (pd) 8 differential lvpecl or lvds pairs mr 1 (pd) mr 1 (pd) mr 1 (pd) mr (pd)
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 3 ics8743008dki rev. a august 25, 2008 table 1. pin descriptions number name type description 1, 7 v dd power core supply pins. 2 oe_mlvds input pullup active high output enable. when high , the m-lvds output driver is active and provides a buffered copy of refe rence clock applied the clk/nclk input to the mlvds/nmlvds output pins. the mlvds/nmlvds frequency equals the clk/nclk frequency divided by the pdiv divider value (selectable 1, 4, 5, 8). when low, the m-lvds output driver is placed into a hi-z state and the mlvds/nmlvds pins can accept a differential input. lvcmos/lvttl interface levels. 3mlvdsi/o non-inverting m-lvds input/output. the in put/output state is determined by the oe_mlvds pin. when oe_mlvds = high, this pin is an output and drives the non-inverting m-lvds output. when oe_mlvds = low, this pin is an input and can accept the follow ing differential input levels: m-lvds, lvds, lvpecl, hstl, hcsl. 4nmlvdsi/o inverting m-lvds input/output. the in put/output state is determined by the oe_mlvds pin. when oe_mlvds = high , this pin is an output and drives the inverting m-lvds output. when oe_m lvds = low, this pin is an input and can accept the following differential input levels: m-lvds, lvds, lvpecl, hstl, hcsl. the output driv er is always m-lvds and is not affected by the state of the q-type pin which affe cts q0/nq0:q 7/nq7, and fbout/nfbout. 5, 14, 19 gnd power power supply ground. 6 pll_sel input pullup pll select. determines if the pll is in bypass or enabled mode (default). in enabled mode, the output frequency = vco frequency/qdiv divider. in bypass mode, the output frequency = reference clock frequency/ (pdiv*qdiv). lvcmos/lvt tl interface levels. 8, 26 nc unused no connect. 9 fbo_div input pulldown output divider control for the fe edback output pair, fbout/nfbout. determines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 10 mr input pulldown active high master reset. when logic high, the internal dividers are reset causing the qx/nqx outputs to drive hi-z. note that assertion of mr overrides the oe[0:2] control pins and all outputs are disabled. when logic low, the internal dividers are enabled and the state of the outputs is determined by oe[0:2]. mr must be asserted on po wer-up to ensure outputs phase aligned. lvcmos/lvttl interface levels. 11 oe0 input pullup output enable. together with oe1 and oe2, determines the output state of the outputs with the default state: all output pairs switching. when an lvds or lvpecl output pair is di sabled, the disabl e state is qx/nqx = hi-z. it should also be noted that the feedb ack output pins (fbout/nfbout) are always switching and are not affected by the state of oe[2:0]. refer to table 3b for truth table. lvcmos/lvttl interface levels. 12 oe1 input pullup output enable. together with oe0 and oe2, determines the output state of the outputs with the default state: all output pairs switching. when an lvds or lvpecl output pair is di sabled, the disabl e state is qx/nqx = hi-z. it should also be noted that the feedb ack output pins (fbout/nfbout) are always switching and are not affected by the state of oe[2:0]. refer to table 3b for truth table. lvcmos/lvttl interface levels continued on next page.
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 4 ics8743008dki rev. a august 25, 2008 13 oe2 input pullup output enable. together with oe0 and oe1, determines the output state of the outputs with the default state: all output pairs switching. when an hcsl output pair is disabled, the disable state is qx = low, nqx = hi-z. it should also be noted that the feedback out put pins (fbout/nfbout) are always switching and are not affect ed by the state of oe[2:0]. refer to table 3b for truth table. lvcmos/lvttl interface levels 15 fbi_div0 input pullup feedback input divide select 0. toge ther with fb_div1, determines the feedback input divider value. lv cmos/lvttl interface levels. 16 fbi_div1 input pullup feedback input divide select 1. toge ther with fb_div0, determines the feedback input divider value. lv cmos/lvttl interface levels. 17 nfbin input pullup/ pulldown inverted differential feedb ack input to phas e detector for r egenerating clocks with ?zero delay.? 18 fbin input pulldown non-inverted differential feedback input to phase detector for regenerating clocks with ?zero delay.? 20 qdiv0 input pulldown output divider control for q0/nq0. dete rmines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 21 qdiv1 input pulldown output divider control for q1/nq1. dete rmines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 22 qdiv2 input pulldown output divider control for q2/nq2. dete rmines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 23 qdiv3 input pulldown output divider control for q3/nq3. dete rmines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 24, 25 q7/nq7 output differential lvds or lvpecl output pair. the output type is co ntrolled by the q_type pin as follows: q_type = 0 lvds (default); q_type = 1 lvpecl. 27, 28 q6/nq6 output differential lvds or lvpecl output pair. the output type is co ntrolled by the q_type pin as follows: q_type = 0 lvds (default); q_type = 1 lvpecl. 29 q_type input pulldown output type select. 0 = lvds outpu ts (default); 1 = lvpecl outputs on q0/nq0:q7/nq7, and fbout/nfbout . the mlvds/nmlvds driver is always m-lvds and is not affected by the state of this pin. lvcmos/lvttl interface levels. 30, 37, 42, 45 v ddo power output supply pins. 31, 32 nfbout, fbout output differential feedback output pair.the feedback ouput pair always switches independent of the output enable settings on the oe[2:0] pins. lvds or lvpecl interface levels. 33, 34 nq5/q5 output differential lvds or lvpecl output pair. the output type is co ntrolled by the q_type pin as follows: q_type = 0 lvds (default); q_type = 1 lvpecl. 35, 36 nq4/q4 output differential lvds or lvpecl output pair. the output type is co ntrolled by the q_type pin as follows: q_type = 0 lvds (default); q_type = 1 lvpecl. 38, 39 nq3/q3 output differential lvds or lvpecl output pair. the output type is co ntrolled by the q_type pin as follows: q_type = 0 lvds (default); q_type = 1 lvpecl. 40, 41 nq2/q2 output differential lvds or lvpecl output pair. the output type is co ntrolled by the q_type pin as follows: q_type = 0 lvds (default); q_type = 1 lvpecl. 43, 44 nq1/q1 output differential lvds or lvpecl output pair. the output type is co ntrolled by the q_type pin as follows: q_type = 0 lvds (default); q_type = 1 lvpecl. continued on next page. number name type description
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 5 ics8743008dki rev. a august 25, 2008 note: pullup and pulldown refer to intenal input resistors. see table 2, pin characteristics, for typical values. table 2. pin characteristics 46, 47 nq0/q0 output differential lvds or lvpecl output pair. the output type is co ntrolled by the q_type pin as follows: q_type = 0 lvds (default); q_type = 1 lvpecl. 48 qdiv7 input pulldown output divider control for q7/nq7. dete rmines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 49 qdiv6 input pulldown output divider control for q6/nq6. dete rmines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 50 qdiv5 input pulldown output divider control for q5/nq5. dete rmines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 51 qdiv4 input pulldown output divider control for q4/nq4. dete rmines if the output divider = 4 (default), or 5. lvcmos/lvttl interface levels. 52 v dda power analog supply pin. 53 clk input pulldown non-inverting differential clock input. accepts hcsl, lvds, m-lvds, hstl input levels. 54 nclk input pullup/ pulldown inverting differential clock input. accepts hcsl, lvds, m-lvds, hstl input levels. 55 pdiv0 input pulldown input divide select 0. together wit h pdiv1 determines the input divider value. lvcmos/lvttl interface levels. 56 pdiv1 input pulldown input divide select 1. together wit h pdiv0 determines the input divider value. lvcmos/lvttl interface levels. symbol parameter test conditions minimum typical maximum units c in input capacitance 4 pf r pullup input pullup resistor 51 k ? r pulldown input pulldown resistor 51 k ?
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 6 ics8743008dki rev. a august 25, 2008 function tables table 3a. common configuration table (not exhaustive) note 1 note 1: this table shows more common configurations and is not exhaustive. when using alternate configurations, the designer mu st ensure the vco frequency is always within its range of 490mhz ? 660mhz. table 3b. output enable truth table input frequency output frequency application frequency mult. factor pdiv fbi_div fbo_div qdivx 100mhz 100mhz pcie buffer 1 1 1 5 5 125mhz 125mhz pcie, ethe rnet buffer 1 1 1 4 4 100mhz 125mhz pcie multiplier 5/4 1 1 5 4 125mhz 100mhz pcie divider 4/5 1 1 4 5 25mhz 100mhz pcie multiplier 4 1 4 5 5 25mhz 125mhz pcie, ethernet multiplier 5 1 4 5 4 25mhz 156.25mhz xaui multiplier 25/4 1 5 5 4 62.5mhz 125mhz ethernet multiplier 2 1 2 4 4 53.125mhz 106.25mhz fibre channel multiplier 2 1 2 5 5 inputs state oe2 oe1 oe0 q[0:7] / nq[0:7] 0 0 0 q0/nq0 switching, q1/nq1:q7/ nq7, disabled (qx/nqx = hi-z) 0 0 1 q0/nq0:q1/nq1 switching, q2/n q2:q7/nq7 disabl ed (qx/nqx = hi-z) 0 1 0 q0/nq0:q2/nq2 switching, q3/n q3:q7/nq7 disabl ed (qx/nqx = hi-z) 0 1 1 q0/nq0:q3/nq3 switching, q4/n q4:q7/nq7 disabl ed (qx/nqx = hi-z) 1 0 0 q0/nq0:q4/nq4 switching, q5/n q5:q7/nq7 disabl ed (qx/nqx = hi-z) 1 0 1 q0/nq0:q5/nq5 switching, q6/n q6:q7/nq7 disabl ed (qx/nqx = hi-z) 1 1 0 q0/nq0:q6/nq6 switching, q7/nq7 disabled (q7/nq7 = hi-z) 1 1 1 all output pairs switching (default)
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 7 ics8743008dki rev. a august 25, 2008 absolute maximum ratings note: stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. these ratings are stress specifications only . functional operation of product at t hese conditions or any conditions beyond those listed in the dc characteristics or ac characteristics is not implied. exposure to absolute maximum rating conditions for extended periods may affect product reliability. dc electrical characteristics table 4a. lvds power supply dc characteristics, v dd = v ddo = 3.3v 5%, t a = -40c to 85c table 4b. lvpecl power supply dc characteristics, v dd = v ddo = 3.3v 5%, v ee = 0v, t a = -40c to 85c item rating supply voltage, v dd 4.6v inputs, v i -0.5v to v dd + 0.5v outputs, i o (lvds) continuos current surge current outputs, i o (lvpecl) continuos current surge current 10ma 15ma 50ma 100ma package thermal impedance, ja 31.4c/w (0 mps) storage temperature, t stg -65 c to 150 c symbol parameter test conditio ns minimum typical maximum units v dd core supply voltage 3.135 3.3 3.465 v v dda analog supply voltage v dd ? 0.11 3.3 v dd v v ddo output supply voltage 3.135 3.3 3.465 v i dd power supply current 187 ma i dda analog supply current 11 ma i ddo output supply current 155 ma symbol parameter test conditio ns minimum typical maximum units v dd core supply voltage 3.135 3.3 3.465 v v dda analog supply voltage v dd ? 0.11 3.3 v dd v v ddo output supply voltage 3.135 3.3 3.465 v i ee power supply current 230 ma i dda analog supply current 11 ma
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 8 ics8743008dki rev. a august 25, 2008 table 4c. lvcmos/lvttl dc characteristics, v dd = v ddo = 3.3v 5%, t a = -40c to 85c t able 4d. differential dc characteristics, v dd = v ddo = 3.3v 5%, t a = -40c to 85c note 1: v il should not be less than -0.3v. note 2: common mode input voltage is defined as v ih . table 4e. lvds dc characteristics, v dd = v ddo = 3.3v 5%, t a = -40c to 85c table 4f. m-lvds dc characteristics, v dd = v ddo = 3.3v 5%, t a = -40c to 85c symbol parameter test conditio ns minimum typical maximum units v ih input high voltage 3.3v 2 v dd + 0.3 v v il input low voltage 3.3v -0.3 0.8 v i ih input high current pdiv[0:1], qdiv[0:7], fbo_div, mr, q_type v dd = v in = 3.465v 150 a oe_mlvds, oe[0:2], fbi_div[0:1], pll_sel v dd = v in = 3.465v 5 a i il input low current pdiv[0:1], qdiv[0:7], fbo_div, mr, q_type v dd = 3.465v, v in = 0v -5 a oe_mlvds, oe[0:2], fbi_div[0:1], pll_sel v dd = 3.465v, v in = 0v -150 a symbol parameter test conditions minimum typical maximum units i ih input high current clk/nclk, fbin/nfbin v dd = v in = 3.465v 150 a i il input low current clk, fbin v dd = 3.465v, v in = 0v -5 a nclk, nfbin v dd = 3.465v, v in = 0v -150 a v pp peak-to-peak voltage; note 1 0.15 1.3 v v cmr common mode input voltag e; note 1, 2 gnd + 0.5 v dd ? 0.85 v symbol parameter test conditio ns minimum typical maximum units v od differential out put voltage 400 mv ? v od v od magnitude change 30 mv v os offset voltage 1.31 v ? v os v os magnitude change 95 mv symbol parameter test conditio ns minimum typical maximum units v od differential out put voltage 440 mv ? v od v od magnitude change 50 mv v os offset voltage 1.6 v ? v os v os magnitude change 50 mv i sc output short circuit current 48 ma
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 9 ics8743008dki rev. a august 25, 2008 table 4g. lvpecl dc characteristics, v dd = v ddo = 3.3v 5%, v ee = 0v, t a = -40c to 85c note 1: outputs termination with 50 ? to v ddo ? 2v. ac electrical characteristics table 5a. lvds ac characteristics, v dd = v ddo = 3.3v 5%, t a = -40c to 85c note 1: this parameter is defined in accordance with jedec standard 65. note 2: defined as skew between outputs at the sa me supply voltage and with equal load conditions. measured at the differential cross points. note 3: please refer to the phase noise plots. note 4: rms jitter after applying system transfer function. see idt application note pci express reference clock requirements. maximum limit for pci express is 86ps peak-to-peak. note 5: rms jitter after applying system transfer function. the po le frequencies for h1 and h2 for pcie gen 2 are 8-16mhz and 5-16mhz. see idt application note pci express reference clock requirements. maximum limit for pci express generation 2 is 3.1ps rms. symbol parameter test conditions minimum typical maximum units v oh output high current; note 1 v ddo ? 1.4 v ddo ? 0.9 a v ol output low current; note 1 v ddo ? 2.0 v ddo ? 1.7 a v swing peak-to-peak output voltage swing 0.6 1.0 v parameter symbol test conditions minimum typical maximum units f max output frequency 98 160 mhz t jit(cc) cycle-to-cycle jitter; note 1 25 ps t sk(o) output skew; note 2 60 ps t jit(?) rms phase jitter (random); note 3 125mhz, integration range: 1.875mhz ? 20mhz 0.60 ps 100mhz, integration range: 1.875mhz ? 20mhz 0.66 ps t j phase jitter peak-to-peak; note 4 125mhz, (1.2mhz ? 21.9mhz), 10 6 samples 13.49 ps t refclk_hf_rms phase jitter rms; note 5 125mhz 1.29 ps t r / t f output rise/fall time 20% to 80% 600 ps odc output duty cycle 50 %
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 10 ics8743008dki rev. a august 25, 2008 table 5b. lvpecl ac characteristics, v dd = v ddo = 3.3v 5%, v ee = 0v, t a = -40c to 85c note 1: this parameter is defined in accordance with jedec standard 65. note 2: defined as skew between outputs at the sa me supply voltage and with equal load conditions. measured at the differential cross points. note 3: please refer to the phase noise plots. note 4: rms jitter after applying system transfer function. see idt application note pci express reference clock requirements. maximum limit for pci express is 86ps peak-to-peak. note 5: rms jitter after applying system transfer function. the po le frequencies for h1 and h2 for pcie gen 2 are 8-16mhz and 5-16mhz. see idt application note pci express reference clock requirements. maximum limit for pci express generation 2 is 3.1ps rms. parameter symbol test conditio ns minimum typical maximum units f max output frequency 98 160 mhz t jit(cc) cycle-to-cycle jitter; note 1 25 ps t sk(o) output skew; note 2 60 ps t jit(?) rms phase jitter (random); note 3 125mhz, integration range: 1.875mhz ? 20mhz 0.57 ps 100mhz, integration range 1.875mhz ? 20mhz 0.64 ps t j phase jitter peak-to-peak; note 4 125mhz, (1.2mhz ? 21.9mhz), 10 6 samples 13.49 ps t refclk_hf_rms phase jitter rms; note 5 125mhz 1.29 ps t r / t f output rise/fall time 20% to 80% 600 ps odc output duty cycle 50 %
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 11 ics8743008dki rev. a august 25, 2008 typical lvds phas e noise at 125mhz typical lvds phas e noise at 100mhz ethernet filter phase noise result by adding an ethernet filter to raw data raw phase noise data ? ? ? 125mhz rms phase jitter (random) 1.875mhz to 20mhz = 0.60ps (typical) noise power dbc offset frequency (hz) 10gb ethernet filter phase noise result by adding a 10gb ethernet filter to raw data raw phase noise data ? ? ? 100mhz rms phase jitter (random) 1.875mhz to 20mhz = 0.66ps (typical) noise power dbc hz offset frequency (hz)
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 12 ics8743008dki rev. a august 25, 2008 typical lvpecl phase noise at 125mhz typical lvpecl phase noise at 100mhz ethernet filter phase noise result by adding an ethernet filter to raw data raw phase noise data ? ? ? 125mhz rms phase jitter (random) 1.875mhz to 20mhz = 0.57ps (typical) noise power dbc offset frequency (hz) 10gb ethernet filter phase noise result by adding a 10gb ethernet filter to raw data raw phase noise data ? ? ? 100mhz rms phase jitter (random) 1.875mhz to 20mhz = 0.64ps (typical) noise power dbc offset frequency (hz)
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 13 ics8743008dki rev. a august 25, 2008 parameter measureme nt information 3.3v lvds output load ac test circuit 3.3v lvpecl output load ac test circuit output skew 3.3v m-lvds output load ac test circuit 3.3v lvpecl output load ac test circuit cycle-to-cycle jitter scope qx nqx 3.3v5% power supply +? float gnd lvds v dda v ddo v dd, scope qx nqx lvpecl v ee v dda v ddo v dd, 2v 2v -1.3v0.165v nqx qx nqy qy t sk(o) scope qx nqx 3.3v5% power supply +? float gnd m-lvds v dda v ddo v dd, nclk clk v dd gnd v cmr cross points v pp q0:q7, fbout nq0:q7 nfbout     t cycle n t cycle n+1 t jit(cc) = | t cycle n ? t cycle n+1 | 1000 cycles
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 14 ics8743008dki rev. a august 25, 2008 parameter measurement in formation, continued lvpecl output rise/fall time lvpecl/lvds output duty cycle/pulse width/period offset voltage setup lvds output rise/fall time rms phase jitter differential output voltage setup 20% 80% 80% 20% t r t f v swing q0:q7, fbout nq0:q7 nfbout q0:q7, fbout nq0:q7, nfbout t pw t period t pw t period odc = x 100% out out lvds dc input ? ? ? v os / ? v os v dd v os 20% 80% 80% 20% t r t f v od gnd q0:q7 fbout nq0:q7, nfbout phase noise mas k offset frequency f 1 f 2 phase noise plot rms jitter = area under the masked phase noise plot noise power ? ? ? 100 out out lvds dc input v od / ? v od v dd
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 15 ics8743008dki rev. a august 25, 2008 parameter measurement in formation, continued m-lvds offset voltage setup m-lvds differential output voltage setup composite pcie transfer function out out m-lvds dc input ? ? ? v os / ? v os v dd ? ? ? 100 out out m-lvds dc input v od / ? v od v dd 100 20 -20 -40 -60 -80 -100 0 10 4 10 5 10 6 10 7 10 8 -3db 1.2mhz -3db 21.9mhz frequency (hz) mag (db) h3(s) * (h1(s) ? h2(s))
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 16 ics8743008dki rev. a august 25, 2008 application information overview the is a high performance femtoclock zero delay buffer/ multiplier/divider which uses external feedback for accurate clock regeneration and low static and dynamic phase offset. it can be used in a number different ways:  backplane clock multiplier. many backplane clocks are relatively low frequency because of heavy electrical loading. the ICS8743008I can multiply a low frequency backplane clock (e.g. 25mhz) to an appropriate reference clock frequency for pcie, ethernet, 10g ethernet: 100mhz, 125mhz, 156.25mhz. the device can also accept a high frequency local reference (100mhz or 125 mhz, for example) and divide the frequency down to 25mhz m-lvds to drive a backplane.  pcie frequency translator for pcie add-in cards. in personal computers, the pcie reference clock is 100mhz, but some 2.5g serdes used in pci express require a 125mhz reference. the ICS8743008I can perform the 100mhz 125mhz and 125mhz 100mhz frequency translation for a pci express add-in card while delivering low dynamic and static phase offset.  general purpose, low phase noise zero delay buffer configuration notes and examples when configuring the output frequ ency, the main consideration is keeping the vco within its range of 490mhz - 660mhz. the designer must ensure that the vco will always be within its allowed range for the expected input frequency range by using the appropriate choice of feedback output and input dividers. there are two input modes for the device. in the first mode, a reference clock is provided to the clk/nclk input and this reference clock is divided by the value of the pdiv divider (selectable 1, 4, 5, 8). in the second mode, a reference clock is provided to the mlvds/ nmlvds input pair. oe_mlvds determines the input mode. when oe_mlvds = high (default), the m-lvds driver is active and provides an m-lvds output to th e mlvds/nmlvds pins and also the reference to the phase detector via the pdiv divider. when oe_mlvds is low, the internal m-lvds driver is in hi-z state and the mlvds/nmlvds pin pair becomes an input and the reference clock applied to this input is applied to the phase detector. mlvds/nmlvds output mode oe_mlvds = high (default) vco frequency = clk/nclk frequency * fbi_div * fbo_div/ (pdiv value) allowed vco frequency = 490mhz ? 660mhz output frequency = vco frequency/qdivx value = clk/nclk freq. * fbi_div * fbo_div/(pdiv*qdivx) example: a frequency synthesizer provides a 125mhz reference clock to clk/nclk input. the ICS8743008I must provide a 25mhz m-lvds clock to the backplane and also provide two local clocks: one 100mhz lvds output to an asic and one 125mhz output to the pci express serdes. solution. since only two outputs are needed, the two unused outputs can be disabled. set oe[2:0] = 001b so that only q0/nq0 and q1/nq1 are switching. since a 25mhz backplane clock is needed from a 125mhz reference clock, set pdiv = 5 and oe_mlvds = high to enable the m-lvds driver. 25mhz is applied to the mlvds/nmlvds pins and to the phase detector input. set fbo_div = 4 and fbi_div = 5 which makes the vco run at 500mhz (25mhz * 4 * 5 = 500mhz). set qdiv0 = 0 (4) for 125mhz output and qdiv1 = 1 ( 5) for 100mhz output. to figure out what pins must pulled up or down externally with resistors, check the internal pullup or pulldown resistors on each pin in the pin description table or on the block diagram. pdiv[1:0] defaults to 00/4 and we need 01/5. so pdiv1 can be left floating (it has an internal pulldown resistor) and pdiv0 must be driven or pulled up via external pullup resistor to high state. oe_mlvds defaults to logic 1 (active) and this is what we need, so that pin can be left floating. the fbo_div and fb_in di viders default to the desired values, so their respective control pins can be left floating (fbo_div and fbi_div[1:0]). qdiv 0 needs to be 4, which is a default value so this pin can be left floating. qdiv1 must be high for 5, so this pin must be pulled high or driven high externally. oe[2:0] = 001, so oe0 can float and oe[2:1] must be pulled low. mlvds/nmlvds input mode oe_mlvds = low vco frequency = mlvds/nmlvds freq. * fbi_div * fbo_div output frequency = vco frequency/qdivx value = mlvds/nmlvds freq. * fbi_div * fbo_div/(qdivx) example - backplane: the 8743008i sits on a backplane card and must multiply a 25mhz reference that comes from the backplane into one 125mhz reference clock for a gigabit ethernet serdes and one 100mhz reference clock for a pci express serdes. solution. since only two outputs are needed, the two unused outputs can be disabled. set oe2:0 = 001b so that only q0/nq0 and q1/nq1 are switching. set oe_mlvds = 0 so the internal m-lvds driver is in a hi-z stat e, allowing the mlvds/nmlvds pins to function as an input for the 25mhz clock reference. set fbo_div = 4 and fbi_div = 5 which makes the vco run at 500mhz (25mhz * 4 * 5 = 500mhz). set qdiv0 = 0 (4) for 125mhz output and qdiv1 = 1 ( 5) for 100mhz output. to figure out what pins must pulled up or down externally with resistors, check the internal pullup or pulldown resistors on each pin in the pin description table or on the block diagram. pdiv[1:0] defaults to 00/4 and we need 01/5. so pdiv1 can be left floating (it has an internal pulldown resistor) and pdiv0 must be driven or pulled up
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 17 ics8743008dki rev. a august 25, 2008 via external pullup resistor to hi gh state. oe_mlvds defaults to logic 1(active) and this is what we need, so that pin can be left floating. the fbo_div and fb_in dividers default to the desired values, so their respective control pins can be left floating (fbo_div and fbi_div1:0). qdiv0 needs to be 4, which is a default value so this pin can be left floating. qdiv1 must be high for 5, so this pin must be pulled high or driven high externally. oe[2:0] = 001, so oe0 can float and oe[2:1] must be pulled low figure 1. example backplane application bold lines indicate active clock path this example shows a case where each card may be dynamically configured as a master or slave card, hence the need for an ICS8743008I and ics841402i on each card. on the master timing card, the ics841402i provides a 100mhz reference to the ICS8743008I clk/nclk input. the m-lvds pair on the ICS8743008I is configured as an output (oe_mlvds = logic 1) and the internal divider is set to 4 to generate 25mhz m-lvds to the backplane. the 25mhz clock is also used as a reference to the femtoclock pll which multiplies to a vco frequency of 500mhz. each of the eight output pairs may be individually set for 4 or 5 for 125mhz or 100mhz operation respectively and in this example, one output pair is set to 100mhz for the fpga and another output pair is set to 125mhz for the pci express serdes. for the slave card, the m-lvds pair is configured as an input (oe_mlvds = low) and the femtoclock pll multiplies this reference frequency to 500mhz vco frequency and the output dividers are set to provide 100mhz to the fpga and 125mhz to the pci express serdes as shown. ssc synthesizer ics841s32i 100 mhz lvds ICS8743008I 4 femtoclock vco 100 mhz lvds 125 mhz lvds fpga pcie serdes 25 mhz ssc synthesizer ics841s32i ICS8743008I 4 femtoclock vco 100 mhz lvds 125 mhz lvds fpga pcie serdes 25 mhz mlvds master clock card slave clock card backplane slave synthesizer off or output disabled clk nclk mlvds nmlvds clk nclk ssc synthesizer ics841s32i 100 mhz lvds ICS8743008I 4 femtoclock vco 100 mhz lvds 125 mhz lvds fpga pcie serdes 25 mhz ssc synthesizer ics841s32i ICS8743008I 4 femtoclock vco 100 mhz lvds 125 mhz lvds fpga pcie serdes 25 mhz mlvds master clock card slave clock card backplane slave synthesizer off or output disabled clk clk mlvds mlvds clk clk
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 18 ics8743008dki rev. a august 25, 2008 power supply filtering technique as in any high speed analog circuitry, the power supply pins are vulnerable to random noise. to achieve optimum jitter perform- ance, power supply isolation is required. the ICS8743008I provides separate power supplies to isolate any high switching noise from the outputs to the internal pll. v dd, v dda and v ddo should be individually connected to the power supply plane through vias, and 0.01f bypass capacitors should be used for each pin. figure 2 illustrates how a 10 ? resistor along with a 10 f and a 0.01 f bypass capacitor should be connected to each v dda pin. figure 2. power supply filtering wiring the differential input to accept single ended levels figure 3 shows how the differential input can be wired to accept single ended levels. the reference voltage v_ref = v dd /2 is generated by the bias resistors r1, r2 and c1. this bias circuit should be located as close as possib le to the input pin. the ratio of r1 and r2 might need to be adjusted to position the v_ref in the center of the input vo ltage swing. for example, if the input clock swing is only 2.5v and v dd = 3.3v, v_ref should be 1.25v and r2/r1 = 0.609. figure 3. single-ended signal driving differential input v dd v dda 3.3v 10 ? 10f .01f .01f v_ref single ended clock input v dd clk nclk r1 1k c1 0.1u r2 1k
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 19 ics8743008dki rev. a august 25, 2008 differential clock input interface the clk /nclk accepts lvds, lvpecl, lvhstl, sstl, hcsl and other differential signals. both v swing and v oh must meet the v pp and v cmr input requirements. figures 4a to 4e show interface examples for the hiperclocks clk/nclk input driven by the most common driver types. the input interfaces suggested here are examples only. please consult with the vendor of the driver component to confirm the driver termination requirements. for example, in figure 4a, the input termination applies for idt hiperclocks open emitter lvhstl drivers. if you are using an lvhstl driver from another vendor, use their termination recommendation. figure 4a. hiperclocks clk/nclk input driven by an idt open emitter hiperclocks lvhstl driver figure 4c. hiperclocks clk/nclk input driven by a 3.3v lvpecl driver figure 4e. hiperclocks clk/nclk input driven by a 3.3v hcsl driver figure 4b. hiperclocks clk/nclk input driven by a 3.3v lvpecl driver figure 4d. hiperclocks clk/nclk input driven by a 3.3v lvds driver r1 50 r2 50 1.8v zo = 50 ? zo = 50 ? clk nclk 3.3v lvhstl idt hiperclocks lvhstl driver hiperclocks input r3 125 r4 125 r1 84 r2 84 3.3v zo = 50 ? zo = 50 ? clk nclk 3.3v 3.3v lvpecl hiperclocks input hcsl *r3 33 *r4 33 clk nclk 2.5v 3.3v zo = 50 ? zo = 50 ? hiperclocks input r1 50 r2 50 *optional ? r3 and r4 can be 0 ? clk nclk hiperclocks input lvpecl 3.3v zo = 50 ? zo = 50 ? 3.3v r1 50 r2 50 r2 50 3.3v r1 100 lvds clk nclk 3.3v receiver zo = 50 ? zo = 50 ?
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 20 ics8743008dki rev. a august 25, 2008 vfqfn epad thermal release path in order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the printed circuit board (pcb) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in figure 5. the solderable area on the pcb, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. sufficient clearance should be designed on the pcb between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. while the land pattern on the pcb provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the pcb to the ground plane(s). the land pattern must be connected to ground through these vias. the vias act as ?heat pipes?. the number of vias (i.e. ?heat pipes?) are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. it is recommended to use as many vias connected to ground as possible. it is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. this is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. note: these recommendations are to be used as a guideline only. for further information, please refer to the application note on the surface mount assembly of am kor?s thermally/electrically enhance leadfame base package, amkor technology. figure 5. p.c. assembly for exposed pad thermal release path ? side view (drawing not to scale) solder solder pin pin exposed heat slug pin pad pin pad ground plane land pattern (ground pad) thermal via
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 21 ics8743008dki rev. a august 25, 2008 3.3v lvds driver termination a general lvds interface is shown in figure 6. in a 100 ? differential transmission line environment, lvds drivers require a matched load termination of 100 ? across near the receiver input. for a multiple lvds outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. figure 6. typical lvds driver termination 3.3v m-lvds driver termination a general m-lvds interface is shown in figure 7 in a 100 ? differential transmission line environment, m-lvds drivers require a matched load termination of 100 ? across near the receiver input. for a multiple m-lvds outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. figure 7. typical m-lvds driver termination 3.3v lvds driver r1 100 ? ? + 3.3v 50 ? 50 ? 100 ? differential transmission line 3.3v lvds driver r1 100 ? r2 100 ? ? + 3.3v 50 ? 50 ? 100 ? differential transmission line
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 22 ics8743008dki rev. a august 25, 2008 termination for 3.3v lvpecl outputs the clock layout topology shown below is a typical termination for lvpecl outputs. the two different layouts mentioned are recommended only as guidelines. fout and nfout are low impeda nce follower outputs that generate ecl/lvpecl compatible ou tputs. therefore, terminating resistors (dc current path to ground) or current sources must be used for functionality. these outputs are designed to drive 50 ? transmission lines. matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. figures 8a and 8b show two different layouts which are recommended only as guidelines. other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. figure 8a. 3.3v lvpecl output termination figure 8b. 3.3v lvpecl output termination recommendations for unused input and output pins inputs: lvcmos control pins all control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. a 1k ? resistor can be used. clk/nclk inputs for applications not requiring the use of the differential input, both clk and nclk can be left floating. though not required, but for additional protection, a 1k ? resistor can be tied from clk to ground. mlvds/nmlvds inputs for applications not requiring the use of the differential input, both mlvds and nmlvds can be left floating. though not required, but for additional protection, a 1k ? resistor can be tied from mlvds to ground. outputs: lvpecl outputs all unused lvpecl outputs can be left floating. we recommend that there is no trace attached. both sides of the differential output pair should either be left floating or terminated. lvds outputs all unused lvds output pairs can be either left floating or terminated with 100 ? across. if they are left floating, we recommend that there is no trace attached. m-lvds outputs all unused m-lvds output pairs can be either left floating or terminated with 100 ? across. if they are left floating, there should be no trace attached. v cc - 2v 50 ? 50 ? rtt z o = 50 ? z o = 50 ? fout fin rtt = z o 1 ((v oh + v ol ) / (v cc ? 2)) ? 2 3.3v 125 ? 125 ? 84 ? 84 ? z o = 50 ? z o = 50 ? fout fin
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 23 ics8743008dki rev. a august 25, 2008 power considerations ? lvpecl outputs this section provides information on power dissipation and juncti on temperature for the ics8743008 i, for all outputs that are c onfigured to lvpecl. equations and example calculations are also provided. 1. power dissipation. the total power dissipation for the ICS8743008I is the sum of the core power plus the power dissipated in the load(s). the following is the power dissipation for v dd = 3.3v + 5% = 3.465v, which gives worst case results. note: please refer to section 3 for details on calculating power dissipated in the load.  power (core) max = v dd_max * i ee_max = 3.465v * 230ma = 796.95mw  power (outputs) max = 30mw/loaded output pair if all outputs are loaded, the total power is 8 * 30mw = 240mw total power_ max (3.465v, with all outputs s witching) = 796.95mw + 240mw = 1036.95mw 2. junction temperature. junction temperature, tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. the maximum recommended junction temperature for hiperclocks devices is 125c. the equation for tj is as follows: tj = ja * pd_total + t a tj = junction temperature ja = junction-to-ambient thermal resistance pd_total = total device power dissipation (example calculation is in section 1 above) t a = ambient temperature in order to calculate junction te mperature, the appropriate junction-to-ambient thermal resistance ja must be used. assuming no air flow and a multi-layer board, the appropriate value is 31.4c/w per table 6 below. therefore, tj for an ambient temperature of 85c with all outputs switching is: 85c + 1.037w * 31.4c/w = 117.6c. this is below the limit of 125c. this calculation is only an example. tj will obviously vary dependi ng on the number of loaded ou tputs, supply voltage, air flow and the type of board. table 6. thermal resistance ja for 40 lead vfqfn, forced convection ja by velocity meters per second 012.5 multi-layer pcb, jedec standard test boards 31.4c/w 27.5c/w 24.6c/w
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 24 ics8743008dki rev. a august 25, 2008 3. calculations and equations. the purpose of this section is to derive the power dissipated into the load. lvpecl output driver circuit and termination are shown in figure 9. figure 9. lvpecl driver circuit and termination t o calculate worst case power dissipation into the lo ad, use the following equations which assume a 50 ? load, and a termination voltage of v ddo ? 2v.  for logic high, v out = v oh_max = v ddo_max ? 0.9v (v ddo_max ? v oh_max ) = 0.9v  for logic low, v out = v ol_max = v ddo_max ? 1.7v (v ddo_max ? v ol_max ) = 1.7v pd_h is power dissipation when the output drives high. pd_l is the power dissipation when the output drives low. pd_h = [(v oh_max ? (v ddo_max ? 2v))/r l ] * (v ddo_max ? v oh_max ) = [(2v ? (v ddo_max ? v oh_max ))/r l ] * (v ddo_max ? v oh_max ) = [(2v ? 0.9v)/50 ? ] * 0.9v = 19.8mw pd_l = [(v ol_max ? (v ddo_max ? 2v))/r l ] * (v ddo_max ? v ol_max ) = [(2v ? (v ddo_max ? v ol_max ))/r l ] * (v ddo_max ? v ol_max ) = [(2v ? 1.7v)/50 ? ] * 1.7v = 10.2mw total power dissipation per output pair = pd_h + pd_l = 30mw v out v ddo v ddo - 2v q1 rl 50 
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 25 ics8743008dki rev. a august 25, 2008 power considerations ? lvds outputs this section provides information on power dissipa tion and junction temperature for the ICS8743008I. equations and example calculations are also provided. 1. power dissipation. the total power dissipation for the ICS8743008I is the sum of t he core power plus the analog power plus the power dissipated in the load(s). the following is the power dissipation for v dd = 3.3v + 5% = 3.465v, which gives worst case results.  power (core) max = v dd_max * (i dd_max + i dda_max ) = 3.465v * (187ma + 11ma) = 686.07mw  power (outputs) max = v ddo_max * i ddo_max = 3.465v * 155ma = 537.08mw total power_ max = 686.07mw + 537.08mw = 1223.15mw  2. junction temperature. junction temperature, tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. the maximum recommended junction temperature for hiperclocks devices is 125c. the equation for tj is as follows: tj = ja * pd_total + t a tj = junction temperature ja = junction-to-ambient thermal resistance pd_total = total device power dissipation (example calculation is in section 1 above) t a = ambient temperature in order to calculate junction te mperature, the appropriate junction-to-ambient thermal resistance ja must be used. assuming no air flow and a multi-layer board, the appropriate value is 31.4c/w per table 7 below. therefore, tj for an ambient temperature of 85c with all outputs switching is: 85c + 1.223w * 31.4c/w = 123.4c. this is below the limit of 125c. this calculation is only an example. tj will obviously vary dependi ng on the number of loaded ou tputs, supply voltage, air flow and the type of board. table 7. thermal resistance ja for 40 lead vfqfn, forced convection ja by velocity meters per second 012.5 multi-layer pcb, jedec standard test boards 31.4c/w 27.5c/w 24.6c/w
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 26 ics8743008dki rev. a august 25, 2008 reliability information table 8. ja vs. air flow table for a 56 lead vfqfn transistor count the transistor count for ICS8743008I is: 4893 package outline and package dimensions package outline - k suffix for 56 lead vfqfn table 9. package dimensions reference document: jede c publication 95, mo-220 note: the following package mechanical drawing is a generic drawing that applies to any pin count vfqfn package. this drawing is not intended to convey the actual pin count or pin layout of this device. the pin count and pinout are shown on the front page. the package dimensions are in table 8 below ja vs. air flow meters per second 012.5 multi-layer pcb, jedec standard test boards 31.4c/w 27.5c/w 24.6c/w to p view index area d cham fer 4x 0.6 x 0.6 max optional anvil singula tion a 0. 0 8 c c a3 a1 s eating plan e e2 e2 2 l (n -1)x e (r ef.) (ref.) n & n even n e d2 2 d2 (ref.) n & n odd 1 2 e 2 (ty p.) if n & n are even (n -1)x e (re f.) b th er mal ba se n or jedec variation: vjjd-2/-5 all dimensions in millimeters symbol minimum maximum n 56 a 0.80 1.00 a1 00.05 a3 0.25 ref. b 0.18 0.30 n d & n e 14 d & e 8.00 basic d2 & e2 2.75 6.80 e 0.50 basic l 0.30 0.50
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock gene rator preliminary idt? / ics? lvds/lvpecl zero delay buffer/clock generator 27 ics8743008dki rev. a august 25, 2008 ordering information table 10. ordering information note: parts that are ordered with an "lf" suffix to the part number are the pb-free configuration and are rohs compliant. part/order number marking package shipping packaging temperature 8743008dkilf ics8743008dil ?lead-free? 56 lead vfqfn tray -40 c to 85 c 8743008dkilft ics8743008dil ?lead-free? 56 lead vfqfn 1000 tape & reel -40 c to 85 c while the information presented herein has been checked for both a ccuracy and reliability, integrated device technology (idt) a ssumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. no other circuits, patents, or licenses are implied. this product is intended for use in normal commercial and industrial applications. any other applications, such as those requiring high reliability or other ext raordinary environmental requirements are not recommended without additional processing by idt. idt reserves t he right to change any circuitry or specifications without noti ce. idt does not authorize or warrant any idt product for use in life support device s or critical medical instruments.
ICS8743008I femtoclocks? lvds/lvpecl zero delay buffer/clock generator preliminary www.idt.com ? 2008 integrated device technology, inc. all rights reserved. product specifications subject to change without notice. idt and the idt logo are trademarks of integrated device technology, inc. accelerated thinking is a service mark of integrated device technology, inc. all other brands, product names a nd marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. printed in usa sales 800-345-7015 (inside usa) +408-284-8200 (outside usa) fax: 408-284-2775 www.idt.com/go/contactidt technical support netcom@idt.com +480-763-2056 corporate headquarters integrated device technology, inc. 6024 silver creek valley road san jose, ca 95138 united states 800-345-7015 (inside usa) +408-284-8200 (outside usa) contact information: www.idt.com


▲Up To Search▲   

 
Price & Availability of ICS8743008I

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X